DESIGN OF ADIABATIC LOGIC BASED COMPARATOR FOR LOW POWER AND HIGH SPEED APPLICATIONS

Arun Samuel, T S and Darwin, S and Arumugam, N (2017) DESIGN OF ADIABATIC LOGIC BASED COMPARATOR FOR LOW POWER AND HIGH SPEED APPLICATIONS. ICTACT Journal on Microelectronics, 3 (1). pp. 365-369. ISSN 23951672

[thumbnail of IJME_Vol_3_Iss_1_Paper_6_365_369.pdf] Text
IJME_Vol_3_Iss_1_Paper_6_365_369.pdf - Published Version

Download (377kB)

Abstract

This paper presents a novel modified comparator based on the combination of 2N-2N2P adiabatic logic and two phase adiabatic static clocked logic (2N-2N2P and 2PASCL), combination of efficient charge recovery adiabatic logic and two phase adiabatic static clocked logic (ECRL and 2PASCL). This new structure computes a decision making signal faster than the existing methods. The introduced logic based comparator demonstrates that the usage of high speed decision making signal allows high speed comparator, saving 60-80% of power in comparison with existing renowned conventional comparators. Adiabatic logic based circuit carry out less power consumption by constraining current flowing through devices with less voltage drop and by reusing the energy stored at output node instead of discharging it to ground. The design is simulated using Cadence Virtuoso Environment.

Item Type: Article
Subjects: STM Repository > Multidisciplinary
Depositing User: Managing Editor
Date Deposited: 13 Oct 2023 04:11
Last Modified: 13 Oct 2023 04:11
URI: http://classical.goforpromo.com/id/eprint/3673

Actions (login required)

View Item
View Item