Design and Implementation of Fast Locking All-Digital Duty Cycle Corrector Circuit with Wide Range Input Frequency

Kao, Shao-Ku (2021) Design and Implementation of Fast Locking All-Digital Duty Cycle Corrector Circuit with Wide Range Input Frequency. Electronics, 10 (1). p. 71. ISSN 2079-9292

[thumbnail of electronics-10-00071-v2.pdf] Text
electronics-10-00071-v2.pdf - Published Version

Download (5MB)

Abstract

This paper presents a fast locking and wide range input frequency all-digital duty cycle corrector (ADDCC). The proposed ADDCC circuit comprises a pulse generator and a clock generator. The pulse generator is edge-triggered by an input signal to produce a 0 degree and 180 degree phase. The clock generator uses a 0 degree and 180 degree phase to produce the 50% duty cycle output signal. It corrects the duty cycle of the input signal in six clock cycles. The proposed ADDCC is implemented in a 0.35 µm CMOS process. The circuit can operate from 10 MHz to 100 MHz, and accommodates a wide range of input duty cycles ranging from 30% to 70%. The duty-cycle error of the output signal is less than ±1%.

Item Type: Article
Uncontrolled Keywords: fast locking; all-digital; duty cycle corrector (DCC); wide range correction
Subjects: STM Repository > Engineering
Depositing User: Managing Editor
Date Deposited: 17 Jun 2024 06:06
Last Modified: 17 Jun 2024 06:06
URI: http://classical.goforpromo.com/id/eprint/712

Actions (login required)

View Item
View Item