HIGH PERFORMANCE WALLACE TREE MULTIPLIER USING IMPROVED ADDER

Janveja, Meenali and Niranjan, Vandana (2017) HIGH PERFORMANCE WALLACE TREE MULTIPLIER USING IMPROVED ADDER. ICTACT Journal on Microelectronics, 3 (1). pp. 370-374. ISSN 23951672

[thumbnail of IJME_Vol_3_Iss_1_Paper_7_370_374.pdf] Text
IJME_Vol_3_Iss_1_Paper_7_370_374.pdf - Published Version

Download (1MB)

Abstract

Multiplier is a crucial block of most of the digital arithmetic applications. With the advancement in the field of VLSI, achieving high speed and low power consumption has become a major concern for the designers. As multiplier block consumes large amount of power and has a major role to play in the speed of the circuit therefore its optimization will improve the performance of the circuit. The process of multiplication is implemented in hardware using shift and add operation, so use of efficient adder circuit will lead to improved multiplier. In this paper, reduced complexity Wallace tree multiplier circuit is proposed that uses efficient and improved adder. The circuits are designed using 90nm technology and simulated in Cadence Virtuoso. The proposed Wallace tree structure offers a decrement of approximately 70% in dissipation of power, approximately 86% in power delay product and 60% in area. The proposed multiplier is suitable to use in applications such as DSP structures, ALU’s and several low power and high speed arithmetic applications.

Item Type: Article
Subjects: STM Repository > Multidisciplinary
Depositing User: Managing Editor
Date Deposited: 20 Oct 2023 04:28
Last Modified: 20 Oct 2023 04:28
URI: http://classical.goforpromo.com/id/eprint/3672

Actions (login required)

View Item
View Item